#### 64.CSE1003-Digital Logic and Design Lab

**Duration: 9.00 AM to 10.50 AM Max.Marks = 50** 

| Distribution of 50 Marks |           |                                    |                                                                |           |                                      |      |       |  |
|--------------------------|-----------|------------------------------------|----------------------------------------------------------------|-----------|--------------------------------------|------|-------|--|
| Grade<br>Element         | Objective | Theory&/<br>Tables/Model<br>graphs | Schematic/<br>Circuit/<br>Logicdiagrams/<br>Relevant Equations | Execution | Result/<br>Discussion/<br>Conclusion | Viva | Total |  |
| Max.<br>Marks            | 2         | 10                                 | 18                                                             | 5         | 10                                   | 5    | 50    |  |
| Marks<br>Earned          |           |                                    |                                                                |           |                                      |      |       |  |

(Q) Design a 5-bit odd parity generator. Odd parity bit means that the number of 1's in the code including the parity bit is an odd number. A 5-bit code in which four of the bits (A, B, C, D) represents the information to be sent and fifth bit (x), represents the parity bit.

#### **Viva Questions:**

- 3. Explain the differences among a truth table, a state table, a characteristic table, and an excitation table.
- 4. Also, explain the difference among a Boolean equation, a state equation, a characteristic equation, and a flip-flop input equation.

Digital Logic Design (CSE 1003)

8). Design a 5 bit party (odd) generator.

Ans: -

## Objective: -

To Design a 5 bit odd parity generator preferably using Multiplexers.

Here, odd paraty refers that the total number of 1's including the parity but is odd number.

## Apparatus Used:

- · IC 7404 HEX Inverter
- · IC 74151 8 to 1 Multiplexer.
- · Logic Toggle
- · Logic Probe
- · LED
- · Common GNO Terminal
- · Digital pulsed Clock as Input bits:

## Softwares Used:

· Logic Works 5.

Theory:- Multiplexers

A multiplexer is a special type of combinational circuit In me which there are multiple input lines and one adopt line. The input from any one inputs (Io, I, Iz -... In) will be redirected to the output with the help of selection inputs.

For 'n' selection inputs, there can be maximum 2 input lines while the output is always truly one.



Fig: - 2° to 1 Multiplexer.

Odd parity.

Old party is a method for error checking during the transmission of data. It means that the total number of it's should be odd including the parity but which is added as redundant bit

Eg: Following Shows some Odd parity buts:

| , | A | В | C | D | Parity bit |
|---|---|---|---|---|------------|
|   | 0 | 0 | 1 | 0 | 0          |
|   | 0 | 1 | 1 | D | 1 1        |

Following is the table that demonstrates the corresponding party but along with all the possible

combination of the input 4 bits.

| A B C D                               | etput<br>htybrit)<br>X |
|---------------------------------------|------------------------|
| A B C D                               | X                      |
|                                       | -                      |
| 0 0 0 0                               | _ 1                    |
| 0 0 0 0 0                             |                        |
|                                       |                        |
|                                       | -                      |
| D 1 0 0 0                             | )                      |
|                                       | -                      |
| 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | _                      |
|                                       | ,                      |
|                                       |                        |
|                                       |                        |
|                                       |                        |
| 1 0 1 0                               |                        |
| 1 0 1 1 0                             |                        |
|                                       | - 1                    |
|                                       |                        |
| 1 1 1 1                               | -                      |

Since we are using Multiplexer, we can use the 'A' bit to input data in the input pins of the multiplexer.

B' '(' and b' can be used as select pins to select one out of 8 input pins from To to IT.

Following table shows the connection of A or A' to the input pins:-

|                   | $\tau_{\sigma}$ | I | $I_2$ | 13 | Ju | Is      | Te | T    |
|-------------------|-----------------|---|-------|----|----|---------|----|------|
| A=0<br>(A')       | 1               | 0 | 0     | 1  | 0  | 1       | 1  | 0:1: |
| $A^{\bullet} = 1$ | 0               | 1 | 1     | 0  | 1  | O       | 0  | 1    |
| (A)               | A               | A | A     | Α' | A  | $B_{l}$ | B, | A    |

Hence, here,



Figi- General Schemotic for odd parity generation using Multiplexer (8:1).

Here the relevant equations are:

Jo= Bosis

导

X = SoSiS2 Io + SoSiS2 I, + SoSiS2 I2 + SoSiS2 I3 + SoSiS2 I4+
SoSiS1 I5 + SoSiS2 I6 + SoSiS2 I4

Take  $S_0 = B$ ,  $S_1 = C$ ,  $S_2 = D$  and  $(T_0 - I_1)$  as specified above  $X = \overline{BCDA} + \overline{BCDA}$ 

Now, the required circuit is assembled using Logicworks to software and corresponding results are attached with the simulation diagram.

Interpretation of Observed Result from Software:

We can see that the output sequence follows the pattern



Hence,

In this way, the 5 bit odd party generator can be made using 8:1 multiplexer.

# Viva Questions:-

3). Explain the differences beto truthtable, state table, Characteristic Table and excitation table.

4 Ans >

## Truth Tables

- Truth Tables explain the functionality of given circult by specifying output for every possible input combination
- Thath table depicts the relation of output with respect to it's inputs.
- It helps relate and study circuit behaviour for both combinational and sequential circuits.

#### State Table:-

- It is only applicable for sequential circuits.
- It shows the transition from one state to another by mentioning present thous and next state.

#### Characteristics Table : -

- It gives us information about the inputs of the logic circuits, the present state as well as next state.
- It is also applicable only for sequential circuits.
- It's a bit more detailed than state table.

#### Excitation Table: -

- This is also only applicable for sequential arcusts.
- Excitation rejos to inputs, it gives information about the what inputs cause state change in a sequential arcuit.
- 4.) Explain the differences among Boolean Equation, State Equation, characteristic Equation and flep-flop input equation.

## Boolean Equation:

- · It is the equation applicable for both sequented and combinational circuits.
  - It defines the logic circuits and generates logical output true/false for cortain set of input combinations.

    Eg: V = WX + W + X

## State Equation:

- -It is the way to describe the behavior of the sequential Grant.
- It describes the state of sequentical circuit as
  function of its state variables.

  Eg: 8t = 8+8+

# Characteristic Equation:-

- It is applicable for sequential circults only.
- It describes the mext state as a function of inputs and prosent state [8 = X JA + JBY]

  Flip-flip input functions:
  - -It is applicable only for flip flops. [Fg:-J=K+XJB]
  - It shows the input of this-flops as a function of the inputs, present state and other combinational logic.